

nCLK\_10M\_CONC CLK\_10M\_CONC nCLK\_INC CLK10\_INC

EXT\_SYNC2C EXT\_SYNC3C EXT\_SYNC4C CLK\_RQ\_SIGC

RCB\_1

RCB\_2<

File: template\_core\_easyphi.sch

R5 = ((Itriplow \* 0.03) + 4.7mV) / 37uASlew rate set to max 3.3V/ms

| Al       | BOUT THE POWER SUPPLY SYMBOLS                                                                          |
|----------|--------------------------------------------------------------------------------------------------------|
| +12V     | is the 12V filtered coming from the backplane (MAX 4A) set R5 according to the max current you'll have |
| +5∨<br>• | is the 5V filtered coming from the backplane (MAX 0.5A)                                                |
| +3.3V    | is a 3.3V generated from this 5V by a stepdown used by template_core chips                             |
| +3.3VADC | is a 3.3V generated from the 5V by a LDO<br>used by the uC ADC                                         |



| File: top_level_easyphi.sch Sheet: /       |                                       |         |  |
|--------------------------------------------|---------------------------------------|---------|--|
| Title: Easy-phi module template - CERN OHL |                                       |         |  |
| Size: A3                                   | Date: 18 oct 2013                     | Rev:    |  |
| KiCad E.D.A.                               | eeschema (2013-07-07 BZR 4022)-stable | ld: 1/2 |  |
| •                                          | 2                                     | 7       |  |

